Skip to content
View dpretet's full-sized avatar
:octocat:
:octocat:

Block or report dpretet

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Please don't include any personal information such as legal names or email addresses. Maximum 100 characters, markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Pinned Loading

  1. friscv Public

    RISCV CPU implementation in SystemVerilog

    SystemVerilog 24 4

  2. svut Public

    SVUT is a simple framework to create Verilog/SystemVerilog unit tests. Just focus on your tests!

    Python 75 17

  3. bster Public

    Implementation of a binary search tree algorithm in a FPGA/ASIC IP

    SystemVerilog 18 5

  4. async_fifo Public

    A dual clock asynchronous FIFO written in verilog, tested with Icarus Verilog

    Verilog 315 83

  5. axi-crossbar Public

    An AXI4 crossbar implementation in SystemVerilog

    SystemVerilog 137 27

  6. svlogger Public

    SystemVerilog Logger

    SystemVerilog 17 1

87 contributions in the last year

Contribution Graph
Day of Week March April May June July August September October November December January February March
Sunday
Monday
Tuesday
Wednesday
Thursday
Friday
Saturday
Less
No contributions.
Low contributions.
Medium-low contributions.
Medium-high contributions.
High contributions.
More

Activity overview

Contributed to dpretet/axi-crossbar, dpretet/svut, dpretet/dotfiles and 4 other repositories
Loading A graph representing dpretet's contributions from March 17, 2024 to March 21, 2025. The contributions are 80% commits, 20% issues, 0% pull requests, 0% code review.   Code review 20% Issues   Pull requests 80% Commits

Contribution activity

March 2025

dpretet has no activity yet for this period.
Loading