- Circuit: 8x6-bit unsigned multiplier
- Selection criteria: pareto optimal sub-set wrt. pwr and mae parameters
Circuit name | MAE% | WCE% | EP% | MRE% | MSE | Download |
---|---|---|---|---|---|---|
mul8x6u_049 | 0.00 | 0.00 | 0.00 | 0.00 | 0 | [Verilog] [C] |
mul8x6u_5EZ | 0.0015 | 0.0061 | 25.00 | 0.058 | 0.25 | [Verilog] [C] |
mul8x6u_5TS | 0.0045 | 0.012 | 37.11 | 0.16 | 1.5 | [Verilog] [C] |
mul8x6u_446 | 0.019 | 0.061 | 73.83 | 0.60 | 17 | [Verilog] [C] |
mul8x6u_3DQ | 0.07 | 0.29 | 86.56 | 1.70 | 219 | [Verilog] [C] |
mul8x6u_5MD | 0.19 | 0.77 | 94.54 | 5.22 | 1597 | [Verilog] [C] |
mul8x6u_4RX | 0.76 | 3.06 | 97.53 | 12.27 | 24027 | [Verilog] [C] |
mul8x6u_247 | 2.42 | 9.94 | 97.92 | 29.00 | 242086 | [Verilog] [C] |
mul8x6u_2B3 | 7.61 | 29.79 | 98.03 | 56.56 | 25176.553e2 | [Verilog] [C] |
mul8x6u_51C | 24.51 | 98.05 | 98.05 | 100.00 | 28960.286e3 | [Verilog] [C] |
- V. Mrazek, L. Sekanina, Z. Vasicek "Libraries of Approximate Circuits: Automated Design and Application in CNN Accelerators" IEEE Journal on Emerging and Selected Topics in Circuits and Systems, Vol 10, No 4, 2020