- Circuit: 8x3-bit unsigned multiplier
- Selection criteria: pareto optimal sub-set wrt. pwr and ep parameters
Circuit name | MAE% | WCE% | EP% | MRE% | MSE | Download |
---|---|---|---|---|---|---|
mul8x3u_0KE | 0.00 | 0.00 | 0.00 | 0.00 | 0 | [Verilog] [C] |
mul8x3u_1X9 | 0.012 | 0.39 | 3.12 | 0.12 | 2.0 | [Verilog] [C] |
mul8x3u_19K | 0.043 | 0.39 | 10.94 | 0.33 | 7.0 | [Verilog] [C] |
mul8x3u_1R5 | 0.012 | 0.049 | 25.00 | 0.32 | 0.25 | [Verilog] [C] |
mul8x3u_109 | 0.046 | 0.20 | 42.19 | 0.93 | 2.2 | [Verilog] [C] |
mul8x3u_1TK | 0.082 | 0.29 | 56.25 | 1.71 | 6.0 | [Verilog] [C] |
mul8x3u_0F1 | 0.11 | 0.29 | 59.38 | 2.34 | 10 | [Verilog] [C] |
mul8x3u_0BN | 0.29 | 0.98 | 74.22 | 4.60 | 64 | [Verilog] [C] |
mul8x3u_0QB | 21.79 | 87.16 | 87.16 | 100.00 | 380056 | [Verilog] [C] |
- V. Mrazek, L. Sekanina, Z. Vasicek "Libraries of Approximate Circuits: Automated Design and Application in CNN Accelerators" IEEE Journal on Emerging and Selected Topics in Circuits and Systems, Vol 10, No 4, 2020