-
Notifications
You must be signed in to change notification settings - Fork 1
/
Copy path!Readme.txt
68 lines (67 loc) · 6.63 KB
/
!Readme.txt
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
File Name Description
----------------------------------------------------------------------------------------
msp430fr413x_1.c Toggle P1.0 using software
msp430fr413x_adc10_01.c ADC, Sample A1, AVcc Ref, Set LED if A1 > 0.5*AVcc
msp430fr413x_adc10_02.c ADC, Sample A1, internal 1.5V Ref, Set P1.0 if A1 > 0.5V
msp430fr413x_adc10_05.c ADC, Lo_Batt, Set P1.0 if AVcc < 2.50V
msp430fr413x_adc10_10.c ADC, Sample A2/A1/A0, internal 1.5V Ref.
msp430fr413x_adc10_11.c ADC, Sample A1, internal 1.5V Ref, TA0.1 Trig, Set P1.0 if A1>0.5V
msp430fr413x_adc10_16.c ADC, Sample A12 Temp and Convert to oC and oF
msp430fr413x_adc10_21.c ADC, Window Comparator, 1.5V ref, Timer trigger, DCO
msp430fr413x_CRC.c CRC16, Compare CRC output with software-based algorithm
msp430fr413x_CS_01.c Configure MCLK for 8MHz sourced from DCO.
msp430fr413x_CS_02.c Configure MCLK for 8MHz and XT1 sourcing ACLK and FLLREF
msp430fr413x_CS_03.c Configure MCLK for 16MHz operation, and REFO sourcing FLLREF and ACLK
msp430fr413x_CS_04.c Output 32768Hz crystal on XT1 and observe failsafe
msp430fr413x_CS_05.c Configure MCLK for 16MHz operation, and XT1 sourcing FLLREF and ACLK
msp430fr413x_euscia0_spi_09.c eUSCI_A0, SPI 3-Wire Master Incremented Data
msp430fr413x_euscia0_spi_10.c eUSCI_A0, SPI 3-Wire Slave Data Echo
msp430fr413x_euscia0_spi_11.c eUSCI_A0, SPI 4-Wire Master Incremented Data
msp430fr413x_euscia0_spi_12.c eUSCI_A0, SPI 4-Wire Slave Data Echo
msp430fr413x_euscia0_uart_01.c eUSCI_A0 UART echo at 9600 baud using BRCLK = 8MHz
msp430fr413x_euscia0_uart_03.c USCI_A0 External Loopback test @ 115200 baud
msp430fr413x_euscib0_i2c_10.c eUSCI_B0 I2C Master RX multiple bytes from MSP430 Slave
msp430fr413x_euscib0_i2c_11.c eUSCI_B0 I2C Slave TX multiple bytes to MSP430 Master
msp430fr413x_euscib0_i2c_15.c eUSCI_B0 I2C Master TX bytes to Multiple Slaves
msp430fr413x_euscib0_i2c_16.c eUSCI_B0 I2C 4 Hardware I2C slaves
msp430fr413x_eusci_i2c_standard_master.c eUSCI_B0, I2C Master multiple byte TX/RX
msp430fr413x_eusci_i2c_standard_slave.c eUSCI_B0, I2C Slave multiple byte TX/RX
msp430fr413x_eusci_spi_standard_master.c eUSCI_A0, SPI 3-Wire Master multiple byte RX/TX
msp430fr413x_eusci_spi_standard_slave.c eUSCI_A0, SPI 3-Wire Slave multiple byte RX/TX
msp430fr413x_eusci_uart_standard_transceiver.c eUSCI_A0, UART Echo received character
msp430fr413x_framwrite.c Long word writes to FRAM
msp430fr413x_framwrite_persistent.c FRAM write, use #pragma PERSISTENT to initialize variable in FRAM
msp430fr413x_LCDE_01.c LCD_E, Display a string "123456" on LCD in LPM3.5 mode
msp430fr413x_LCDE_02.c LCD_E, Display "123456" and blink in LPM3.5 mode
msp430fr413x_LCDE_03.c LCD_E, RTC, Display real time clock on LCD in LPM3.5 mode
msp430fr413x_LCDE_04.c LCD_E, Display "HELLO WORLD" using blink memory
msp430fr413x_LPM3_01.c Enters LPM3 with ACLK = XT1CLK = 32768Hz.
msp430fr413x_LPM3_02.c Configure MCLK and SMCLK up and down to adapt LPM3.
msp430fr413x_lpm3_5_01.c LPM3.5, device enter LPM3.5 and toggles P1.0 with RTC interrupt handling every 1s
msp430fr413x_lpm3_5_02.c LPM3.5, Display RTC on LCD in LPM3.5 mode.
msp430fr413x_lpm4_5_01.c LPM4.5, Device enters LPM4.5 waiting for a port interrupt on P1.2
msp430fr413x_lpm4_5_02.c LPM4.5, Device enters LPM4.5 waiting for a port interrupt on P1.2 with SVS disabled
msp430fr413x_P1_01.c Software Poll P1.3, Set P1.0 if P1.3 = 1
msp430fr413x_P1_03.c Software Port Interrupt Service on P1.3 from LPM3
msp430fr413x_pinosc_01.c Capacitive Touch, Pin Oscillator Method, 1 button
msp430fr413x_pinosc_02.c Capacitive Touch, Pin Oscillator Method, 4-buttons
msp430fr413x_RTC_01.c RTC, toggle P1.0 every 1s
msp430fr413x_RTC_02.c RTC, device enter LPM3.5 and toggle P1.0 in RTC interrupt handling every 1s
msp430fr413x_RTC_03.c RTC used to measure frequency of the VLO
msp430fr413x_ta0_01.c Timer0_A3, Toggle P1.0, CCR0 Count Mode ISR, DCO SMCLK
msp430fr413x_ta0_02.c Timer0_A3, Toggle P1.0, CCR0 Up Mode ISR, DCO SMCLK
msp430fr413x_ta0_04.c Timer0_A3, Toggle P1.0, Overflow ISR, 32kHz ACLK
msp430fr413x_ta0_16.c Timer0_A3, PWM TA0.1-2, Up Mode, DCO SMCLK
msp430fr413x_ta0_17.c Timer0_A3, PWM TA0.1-2, Up Mode, 32KHz ACLK
msp430fr413x_ta0_20.c Timer0_A3, PWM TA0.1-2, Up/Down Mode, 32kHz ACLK
msp430fr413x_ta0_22.c Timer_A, Ultra-Low Pwr Pulse Accumulator
msp430fr413x_ta0_capture.c Timer0_A3 Capture of ACLK
msp430fr413x_ta1_05.c Timer1_A3, Toggle P1.0, CCR0 Cont Mode ISR, 32KHz ACLK
msp430fr413x_ta1_06.c Timer1_A3, Toggle P1.0, CCR0 UP Mode ISR, 32KHz ACLK
msp430fr413x_ta1_16.c Timer1_A3, PWM TA1.1-2, Up Mode, DCO SMCLK
msp430fr413x_ta1_17.c Timer1_A3, PWM TA1.1-2, Up Mode, 32KHz ACLK
msp430fr413x_WDT_01.c WDT, Toggle P1.0, Interval Overflow ISR, DCO SMCLK
msp430fr413x_WDT_02.c WDT, Toggle P1.0, Interval Overflow ISR, 32kHz ACLK
msp430fr413x_WDT_04.c WDT, Failsafe Clock, WDT mode, DCO SMCLK
msp430fr413x_WDT_05.c WDT, Reset on Invalid Address fetch, Toggle P1.0
msp430fr413x_WDT_06.c WDT, Failsafe Clock, WDT mode, 32kHz ACLK